|  | E0001 11 160<br>EEFFE [1] 160 | RAMES SA DOCOCCH O O O O O O O O O O O O O O O O O                                 |  |
|--|-------------------------------|------------------------------------------------------------------------------------|--|
|  |                               | A15 A1, A13 A2 A1, A16 A9 A8 A7 A6 A5 A4 A3, 6 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 |  |



H set Set 2 Set 1. Design working ROZ Starting add reis set size = Chip size x2 = Ending address 128 KB Ending addr = Total No. otsets 32 KB = No. of Chips regol = . No of Chips required 32 18 Total RAM mad Chip chip size = 32 × B 94 set size Ending addr = Starting address End no starting addy Ending addy Starting addr. Starting addr Ending address =0000 0 1 1 1 Size 24 0 EPROM EPROM 03 RAM Using HODY SHM 9 = 32 × 2 = 98086 Storting addrt setsize 16 K B. perimped using 16KB chips 1 FFFE 3447 0 0000 H 10000 + OFFFF 00000 T based maximum mode 128 = 128kg 33 FFFFE E8000 E8000 43 Even Bunk Ending add new -) ] ] ] TI 10000 H 3288 KB T I I I 32 32 KB T 16 H (Even) I Chips 16x2=31K 5 THE P 000 0000) H I HAYAYI No of sets regd odd Bank 0 H= 17FFF 10083 FFFFF 777 11-OFFEE H Jalao 00000 toffff Set size B I I system (odd I 4/4

| EFFFE | RAM. DISPARATALATSPILATSPILATSANATIONATIONATIONATIONATIONATIONATIONATI |
|-------|------------------------------------------------------------------------|
|-------|------------------------------------------------------------------------|